Digital Design. M. Morris Mano

Prof. Imane Aly Saroit Ismail

1

Logic Design

## Logic Circuits

Two types of logic circuits exist:

- Combinational circuits.
- Sequential circuits.

#### **Combinational Circuits**

Combinational circuits:

A combinational circuit is a logical circuit, where the output depends on the present value of the input signals without regards to previous inputs.



## Sequential Circuits

• Sequential circuits.

A sequential circuit is a logical circuit, where the output depends on the present value of the input signal as well as the sequence of past inputs.



#### **Combinational Circuits**

#### It consists of:

- n binary inputs (1 or more).
- m binary outputs (1 or more) produced by the internal combinational circuit.
- Logic gates building the combinational circuit.

### Combinational Circuits Design Procedure

#### 1. Specification

- Write a specification for the circuit if one is not already available.
- Specify (number and label) the inputs and outputs.

#### 2. Formulation

- Derive a truth table or initial Boolean equations that define the required relationships between the inputs and outputs.
- Note that non-existing inputs values are considered as don't care in outputs.

### Combinational Circuits Design Procedure

Apply hierarchical design if appropriate.

#### 3. Optimization

- Apply optimization (Boolean Algebra, K-Map, Tabular Method ... etc) to get the function of the outputs in terms of the inputs.
- Draw a logic diagram.

#### 4. Verification (Optional)

• Verify the correctness of the final design manually or using simulation.

# Combinational Circuits Design (Example 1)

#### Example 1:

Design a combinational circuit with three inputs and one output. The output is equal to 1 when the decimal value of the input is less than 3. Otherwise the output is 0.

- 1. Specification
  - The specification for the circuit already exists.
  - 3 inputs A,B,C and 1 output Y.



## Combinational Circuits Design (Example 1)

| -             |   |   |   |   |
|---------------|---|---|---|---|
| Decimal Value | A | В | С | Y |
| 0             | 0 | 0 | 0 | 1 |
| 1             | 0 | 0 | 1 | 1 |
| 2             | 0 | 1 | 0 | 1 |
| 3             | 0 | 1 | 1 | 0 |
| 4             | 1 | 0 | 0 | 0 |
| 5             | 1 | 0 | 1 | 0 |
| 6             | 1 | 1 | 0 | 0 |
| 7             | 1 | 1 | 1 | 0 |

BC



$$\mathbf{Y} = \overline{\mathbf{A}}\overline{\mathbf{B}} + \overline{\mathbf{A}}\overline{\mathbf{C}}$$



Prof. Imane Aly Saroit Ismail

10

Logic Design

# Combinational Circuits Design (Example 2)

#### Example 2:

Design a combinational circuit with three inputs and a number of outputs, the output is a number that equal to the double of the inputs.

- 1. Specification
  - The specification for the circuit already exists.
  - 3 inputs A,B,C and 4 outputs W,X,Y,Z.



# Combinational Circuits Design (Example 2)

2

| Decim<br>al<br>Value | A | В | С | W | X | Y | Z |
|----------------------|---|---|---|---|---|---|---|
| 0                    | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1                    | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 2                    | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| 3                    | 0 | 1 | 1 | 0 | 1 | 1 | 0 |
| 4                    | 1 | 0 | 0 | 1 | 0 | 0 | 0 |
| 5                    | 1 | 0 | 1 | 1 | 0 | 1 | 0 |
| 6                    | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
| 7                    | 1 | 1 | 1 | 1 | 1 | 1 | 0 |

3. Without using any simplification method. It is clear that:

$$W=A$$

$$X=B$$

$$Y=C$$

$$Z=0$$

| Α | w |
|---|---|
| в | X |
| c | Y |
| 0 | Z |

# Combinational Circuits Design (Example 3)

#### Example 3:

Design a combinational circuit that subtract 5 from a 4-bit binary number (input cannot take a value less than 5).

- 1. Specification
  - The specification for the circuit already exists.
  - 4 inputs A,B,C,D and 4 outputs W,X,Y,Z.





(Example 3)

2.

|   | Inp | outs |   |   | Out | puts |   |
|---|-----|------|---|---|-----|------|---|
| A | В   | С    | D | W | X   | Y    | Z |
| 0 | 0   | 0    | 0 | X | X   | X    | X |
| 0 | 0   | 0    | 1 | X | X   | X    | X |
| 0 | 0   | 1    | 0 | X | X   | X    | X |
| 0 | 0   | 1    | 1 | X | X   | X    | X |
| 0 | 1   | 0    | 0 | X | X   | X    | X |
| 0 | 1   | 0    | 1 | 0 | 0   | 0    | 0 |
| 0 | 1   | 1    | 0 | 0 | 0   | 0    | 1 |
| 0 | 1   | 1    | 1 | 0 | 0   | 1    | 0 |
| 1 | 0   | 0    | 0 | 0 | 0   | 1    | 1 |
| 1 | 0   | 0    | 1 | 0 | 1   | 0    | 0 |
| 1 | 0   | 1    | 0 | 0 | 1   | 0    | 1 |
| 1 | 0   | 1    | 1 | 0 | 1   | 1    | 0 |
| 1 | 1   | 0    | 0 | 0 | 1   | 1    | 1 |
| 1 | 1   | 0    | 1 | 1 | 0   | 0    | 0 |
| 1 | 1   | 1    | 0 | 1 | 0   | 0    | 1 |
| 1 | 1   | 1    | 1 | 1 | 0   | 1    | 0 |

3.

| \ CD |    |    |     |    |
|------|----|----|-----|----|
| AB   | 00 | 01 | 11  | 10 |
| 00   | X  | X  | X   | X  |
| 01   | X  |    |     |    |
| 11   |    | 1  | (1) | 1  |
| 10   |    |    |     |    |

W = ABD + ABC

(Example 3)

2.

|   |   | Inp | uts |   |   | Out | puts |   |
|---|---|-----|-----|---|---|-----|------|---|
|   | A | В   | С   | D | W | X   | Y    | Z |
|   | 0 | 0   | 0   | 0 | X | X   | X    | X |
|   | 0 | 0   | 0   | 1 | X | X   | X    | X |
|   | 0 | 0   | 1   | 0 | X | X   | X    | X |
|   | 0 | 0   | 1   | 1 | X | X   | X    | X |
|   | 0 | 1   | 0   | 0 | X | X   | X    | X |
|   | 0 | 1   | 0   | 1 | 0 | 0   | 0    | 0 |
|   | 0 | 1   | 1   | 0 | 0 | 0   | 0    | 1 |
|   | 0 | 1   | 1   | 1 | 0 | 0   | 1    | 0 |
|   | 1 | 0   | 0   | 0 | 0 | 0   | 1    | 1 |
|   | 1 | 0   | 0   | 1 | 0 | 1   | 0    | 0 |
|   | 1 | 0   | 1   | 0 | 0 | 1   | 0    | 1 |
|   | 1 | 0   | 1   | 1 | 0 | 1   | 1    | 0 |
|   | 1 | 1   | 0   | 0 | 0 | 1   | 1    | 1 |
|   | 1 | 1   | 0   | 1 | 1 | 0   | 0    | 0 |
|   | 1 | 1   | 1   | 0 | 1 | 0   | 0    | 1 |
| 1 |   |     |     |   |   |     |      |   |

3.

| CD |                              |    |    |    |
|----|------------------------------|----|----|----|
| AB | 00                           | 01 | 11 | 10 |
| 00 | $\mathbf{X}$                 | X  | X  | X  |
| 01 | $\langle \mathbf{X} \rangle$ |    |    |    |
| 11 | 1                            |    |    |    |
| 10 |                              | 1  | 1  | 1  |

 $X = B\overline{C}\overline{D} + \overline{B}D + \overline{B}C$ 

0

(Example 3)

| 9 | , |
|---|---|
| 4 |   |
|   | , |

| CD |               |    |                |    |
|----|---------------|----|----------------|----|
| AB | 90            | 01 | 11             | 10 |
| 00 | $/\mathbf{x}$ | X  | $/\mathbf{X}$  | X  |
| 01 | X             |    | 1              |    |
| 11 | 1             |    | 1              |    |
| 10 | 1             |    | $\backslash 1$ |    |

$$Y = \overline{C} \overline{D} + CD$$

| Inputs |   |   |   | Outputs |   |   |   |
|--------|---|---|---|---------|---|---|---|
| A      | В | С | D | W       | X | Y | Z |
| 0      | 0 | 0 | 0 | X       | X | X | X |
| 0      | 0 | 0 | 1 | X       | X | X | X |
| 0      | 0 | 1 | 0 | X       | X | X | X |
| 0      | 0 | 1 | 1 | X       | X | X | X |
| 0      | 1 | 0 | 0 | X       | X | X | X |
| 0      | 1 | 0 | 1 | 0       | 0 | 0 | 0 |
| 0      | 1 | 1 | 0 | 0       | 0 | 0 | 1 |
| 0      | 1 | 1 | 1 | 0       | 0 | 1 | 0 |
| 1      | 0 | 0 | 0 | 0       | 0 | 1 | 1 |
| 1      | 0 | 0 | 1 | 0       | 1 | 0 | 0 |
| 1      | 0 | 1 | 0 | 0       | 1 | 0 | 1 |
| 1      | 0 | 1 | 1 | 0       | 1 | 1 | 0 |
| 1      | 1 | 0 | 0 | 0       | 1 | 1 | 1 |
| 1      | 1 | 0 | 1 | 1       | 0 | 0 | 0 |
| 1      | 1 | 1 | 0 | 1       | 0 | 0 | 1 |
| 1      | 1 | 1 | 1 | 1       | 0 | 1 | 0 |

(Example 3)

2.

| Inputs |   |   |   | Outputs |   |   |   |
|--------|---|---|---|---------|---|---|---|
| A      | В | С | D | W       | X | Y | Z |
| 0      | 0 | 0 | 0 | X       | X | X | X |
| 0      | 0 | 0 | 1 | X       | X | X | X |
| 0      | 0 | 1 | 0 | X       | X | X | X |
| 0      | 0 | 1 | 1 | X       | X | X | X |
| 0      | 1 | 0 | 0 | X       | X | X | X |
| 0      | 1 | 0 | 1 | 0       | 0 | 0 | 0 |
| 0      | 1 | 1 | 0 | 0       | 0 | 0 | 1 |
| 0      | 1 | 1 | 1 | 0       | 0 | 1 | 0 |
| 1      | 0 | 0 | 0 | 0       | 0 | 1 | 1 |
| 1      | 0 | 0 | 1 | 0       | 1 | 0 | 0 |
| 1      | 0 | 1 | 0 | 0       | 1 | 0 | 1 |
| 1      | 0 | 1 | 1 | 0       | 1 | 1 | 0 |
| 1      | 1 | 0 | 0 | 0       | 1 | 1 | 1 |
| 1      | 1 | 0 | 1 | 1       | 0 | 0 | 0 |
| 1      | 1 | 1 | 0 | 1       | 0 | 0 | 1 |
| 1      | 1 | 1 | 1 | 1       | 0 | 1 | 0 |

3.

| <b>_Q0</b> | 01            | 11                 | 10_                 |
|------------|---------------|--------------------|---------------------|
| X          | X             | X                  | X                   |
| X          |               |                    | 1                   |
| 1          |               |                    | 1                   |
| 1          |               |                    | 1                   |
|            | _00<br>X<br>X | _00 01<br>X X<br>X | _00 01 11 X X X X X |

 $Z = \overline{D}$ 

#### Combinational Circuits Design (Example 3)



Prof. Imane Aly Saroit Ismail

Logic Design

# Combinational Circuits Design (Example 4)

#### Example 4:

Design a combinational circuit that converts 4-bit gray code to a binary number, using 2-input XOR gates only

4 inputs A,B,C,D and 4 outputs W,X,Y,Z.





# Combinational Circuits Design (Example 4)

| CD<br>AB | 00 | 01 | 11 | 10 |  |  |
|----------|----|----|----|----|--|--|
| 00       |    |    |    |    |  |  |
| 01       |    |    |    |    |  |  |
| 11       | 1  | 1  | 1  |    |  |  |
| 10       | 1  | 1  | 1  | 1/ |  |  |
| W = A    |    |    |    |    |  |  |

|   | Inputs |   |   | Outputs |   |   |   |
|---|--------|---|---|---------|---|---|---|
| A | В      | С | D | W       | X | Y | Z |
| 0 | 0      | 0 | 0 | 0       | 0 | 0 | 0 |
| 0 | 0      | 0 | 1 | 0       | 0 | 0 | 1 |
| 0 | 0      | 1 | 1 | 0       | 0 | 1 | 0 |
| 0 | 0      | 1 | 0 | 0       | 0 | 1 | 1 |
| 0 | 1      | 1 | 0 | 0       | 1 | 0 | 0 |
| 0 | 1      | 1 | 1 | 0       | 1 | 0 | 1 |
| 0 | 1      | 0 | 1 | 0       | 1 | 1 | 0 |
| 0 | 1      | 0 | 0 | 0       | 1 | 1 | 1 |
| 1 | 1      | 0 | 0 | 1       | 0 | 0 | 0 |
| 1 | 1      | 0 | 1 | 1       | 0 | 0 | 1 |
| 1 | 1      | 1 | 1 | 1       | 0 | 1 | 0 |
| 1 | 1      | 1 | 0 | 1       | 0 | 1 | 1 |
| 1 | 0      | 1 | 0 | 1       | 1 | 0 | 0 |
| 1 | 0      | 1 | 1 | 1       | 1 | 0 | 1 |
| 1 | 0      | 0 | 1 | 1       | 1 | 1 | 0 |
| 1 | 0      | 0 | 0 | 1       | 1 | 1 | 1 |

(Example 4)

| \ CD |                  |    |    |    |
|------|------------------|----|----|----|
| AB   | 00               | 01 | 11 | 10 |
| 00   |                  |    |    |    |
| 01   | $\left(1\right)$ | 1  | 1  | 1  |
| 11   |                  |    |    |    |
| 10<  | 1                | 1  | 1  | 1  |

$$\mathbf{X} = \mathbf{A}\overline{\mathbf{B}} + \overline{\mathbf{A}}\mathbf{B}$$
$$= \mathbf{A} \oplus \mathbf{B}$$

|   | Inputs |   |   |   | Out | puts |   |
|---|--------|---|---|---|-----|------|---|
| A | В      | С | D | W | X   | Y    | Z |
| 0 | 0      | 0 | 0 | 0 | 0   | 0    | 0 |
| 0 | 0      | 0 | 1 | 0 | 0   | 0    | 1 |
| 0 | 0      | 1 | 1 | 0 | 0   | 1    | 0 |
| 0 | 0      | 1 | 0 | 0 | 0   | 1    | 1 |
| 0 | 1      | 1 | 0 | 0 | 1   | 0    | 0 |
| 0 | 1      | 1 | 1 | 0 | 1   | 0    | 1 |
| 0 | 1      | 0 | 1 | 0 | 1   | 1    | 0 |
| 0 | 1      | 0 | 0 | 0 | 1   | 1    | 1 |
| 1 | 1      | 0 | 0 | 1 | 0   | 0    | 0 |
| 1 | 1      | 0 | 1 | 1 | 0   | 0    | 1 |
| 1 | 1      | 1 | 1 | 1 | 0   | 1    | 0 |
| 1 | 1      | 1 | 0 | 1 | 0   | 1    | 1 |
| 1 | 0      | 1 | 0 | 1 | 1   | 0    | 0 |
| 1 | 0      | 1 | 1 | 1 | 1   | 0    | 1 |
| 1 | 0      | 0 | 1 | 1 | 1   | 1    | 0 |
| 1 | 0      | 0 | 0 | 1 | 1   | 1    | 1 |

Prof. Imane Aly Saroit Ismail

26

Logic Design

(Example 4)

| CD   |             |           |     |     |
|------|-------------|-----------|-----|-----|
| AB   | 00          | 01        | 11_ | _10 |
| 00   |             |           | 1   | 1   |
| 01   | 1           | 1         |     |     |
| 11   | $\setminus$ | $\bigcup$ | 1   | 1   |
| 10 ( | 1           | 1         |     |     |

 $Y = \overline{A}\overline{B}C + \overline{A}B\overline{C} + ABC + A\overline{B}\overline{C}$ 

$$= \overline{A}(\overline{B}C + B\overline{C}) + A(BC + \overline{B}\overline{C})$$

$$= A \oplus B \oplus C = X \oplus C$$

Prof. Imane Aly Saroit Ismail

|   | Inputs |   |   | Outputs |   |   |   |
|---|--------|---|---|---------|---|---|---|
| A | В      | С | D | W       | X | Y | Z |
| 0 | 0      | 0 | 0 | 0       | 0 | 0 | 0 |
| 0 | 0      | 0 | 1 | 0       | 0 | 0 | 1 |
| 0 | 0      | 1 | 1 | 0       | 0 | 1 | 0 |
| 0 | 0      | 1 | 0 | 0       | 0 | 1 | 1 |
| 0 | 1      | 1 | 0 | 0       | 1 | 0 | 0 |
| 0 | 1      | 1 | 1 | 0       | 1 | 0 | 1 |
| 0 | 1      | 0 | 1 | 0       | 1 | 1 | 0 |
| 0 | 1      | 0 | 0 | 0       | 1 | 1 | 1 |
| 1 | 1      | 0 | 0 | 1       | 0 | 0 | 0 |
| 1 | 1      | 0 | 1 | 1       | 0 | 0 | 1 |
| 1 | 1      | 1 | 1 | 1       | 0 | 1 | 0 |
| 1 | 1      | 1 | 0 | 1       | 0 | 1 | 1 |
| 1 | 0      | 1 | 0 | 1       | 1 | 0 | 0 |
| 1 | 0      | 1 | 1 | 1       | 1 | 0 | 1 |
| 1 | 0      | 0 | 1 | 1       | 1 | 1 | 0 |
| 1 | 0      | 0 | 0 | 1       | 1 | 1 | 1 |

(Example 4)

| CD |    |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 |    | 1  |    | 1  |
| 01 | 1  |    | 1  |    |
| 11 |    | 1  |    | 1  |
| 10 | 1  |    | 1  |    |

$$\mathbf{Z} = \mathbf{A} \oplus \mathbf{B} \oplus \mathbf{C} \oplus \mathbf{D}$$
$$= \mathbf{Y} \oplus \mathbf{D}$$

|   | Inputs |   |   |   | Out | puts |   |
|---|--------|---|---|---|-----|------|---|
| A | В      | С | D | W | X   | Y    | Z |
| 0 | 0      | 0 | 0 | 0 | 0   | 0    | 0 |
| 0 | 0      | 0 | 1 | 0 | 0   | 0    | 1 |
| 0 | 0      | 1 | 1 | 0 | 0   | 1    | 0 |
| 0 | 0      | 1 | 0 | 0 | 0   | 1    | 1 |
| 0 | 1      | 1 | 0 | 0 | 1   | 0    | 0 |
| 0 | 1      | 1 | 1 | 0 | 1   | 0    | 1 |
| 0 | 1      | 0 | 1 | 0 | 1   | 1    | 0 |
| 0 | 1      | 0 | 0 | 0 | 1   | 1    | 1 |
| 1 | 1      | 0 | 0 | 1 | 0   | 0    | 0 |
| 1 | 1      | 0 | 1 | 1 | 0   | 0    | 1 |
| 1 | 1      | 1 | 1 | 1 | 0   | 1    | 0 |
| 1 | 1      | 1 | 0 | 1 | 0   | 1    | 1 |
| 1 | 0      | 1 | 0 | 1 | 1   | 0    | 0 |
| 1 | 0      | 1 | 1 | 1 | 1   | 0    | 1 |
| 1 | 0      | 0 | 1 | 1 | 1   | 1    | 0 |
| 1 | 0      | 0 | 0 | 1 | 1   | 1    | 1 |

Prof. Imane Aly Saroit Ismail

# Combinational Circuits Design (Example 4)



Prof. Imane Aly Saroit Ismail

# Combinational Circuits Design (Example 5)

#### Example 5:

Design a combinational circuit that detects error in the representation of a decimal digit in BCD.

Input is a BCD number so 4-bit input ABCD.

1 output F.



# Combinational Circuits Design (Example 5)

- Optimize a function for the output in terms of inputs.
- Then draw the logic circuit.

|   | Inputs |   |   |             |  |  |  |
|---|--------|---|---|-------------|--|--|--|
| A | В      | С | D | Output<br>F |  |  |  |
| 0 | 0      | 0 | 0 | 0           |  |  |  |
| 0 | 0      | 0 | 1 | 0           |  |  |  |
| 0 | 0      | 1 | 0 | 0           |  |  |  |
| 0 | 0      | 1 | 1 | 0           |  |  |  |
| 0 | 1      | 0 | 0 | 0           |  |  |  |
| 0 | 1      | 0 | 1 | 0           |  |  |  |
| 0 | 1      | 1 | 0 | 0           |  |  |  |
| 0 | 1      | 1 | 1 | 0           |  |  |  |
| 1 | 0      | 0 | 0 | 0           |  |  |  |
| 1 | 0      | 0 | 1 | 0           |  |  |  |
| 1 | 0      | 1 | 0 | 1           |  |  |  |
| 1 | 0      | 1 | 1 | 1           |  |  |  |
| 1 | 1      | 0 | 0 | 1           |  |  |  |
| 1 | 1      | 0 | 1 | 1           |  |  |  |
| 1 | 1      | 1 | 0 | 1           |  |  |  |
| 1 | 1      | 1 | 1 | 1           |  |  |  |

# Combinational Circuits Design (Example 6)

#### Example 6:

A logic circuit has four inputs  $(I_3, I_2, I_1, I_0)$  and two outputs  $(O_1, O_0)$  At least one of the inputs is always asserted high. If a given input line has a logic 1 applied to it, the output signals will encode its index in binary. If two or more inputs are at logic 1, the output will be set according to which input has the highest index  $(I_0 < I_1 < I_2 < I_3)$ . Design a combinational circuit that satisfies these specification

4 inputs  $I_3$ ,  $I_2$ ,  $I_1$ ,  $I_0$  and 2 outputs  $O_1$ ,  $O_0$ 



(Example 6)

- Optimize functions for the outputs in terms of inputs.
- Then draw the logic circuit.

|    | Inp | Out | puts |    |    |
|----|-----|-----|------|----|----|
| 13 | 12  | I1  | 10   | 01 | 00 |
| 0  | 0   | 0   | 0    | X  | X  |
| 0  | 0   | 0   | 1    | 0  | 0  |
| 0  | 0   | 1   | 0    | 0  | 1  |
| 0  | 0   | 1   | 1    | 0  | 1  |
| 0  | 1   | 0   | 0    | 1  | 0  |
| 0  | 1   | 0   | 1    | 1  | 0  |
| 0  | 1   | 1   | 0    | 1  | 0  |
| 0  | 1   | 1   | 1    | 1  | 0  |
| 1  | 0   | 0   | 0    | 1  | 1  |
| 1  | 0   | 0   | 1    | 1  | 1  |
| 1  | 0   | 1   | 0    | 1  | 1  |
| 1  | 0   | 1   | 1    | 1  | 1  |
| 1  | 1   | 0   | 0    | 1  | 1  |
| 1  | 1   | 0   | 1    | 1  | 1  |
| 1  | 1   | 1   | 0    | 1  | 1  |
| 1  | 1   | 1   | 1    | 1  | 1  |

# Combinational Circuits Design (Example 7)

#### Example 7:

A BCD-to-seven-segment decoder is a combinational circuit that converts a decimal digit in BCD to an appropriate code for the selection of segments in a display indicator used for displaying the decimal digit in a familiar form. The seven outputs of the decoder (a,b,c,d,e,f,g) select the corresponding segments in the display as shown in the figure. The numeric designation chosen to represent the decimal digit as shown. Design the BCD-to-seven-segment decoder.

# Combinational Circuits Design (Example 7)



Four inputs w,x,y,z

Seven outputs a,b,c,d,e,f,g



# Combinational Circuits Design (Example 7)

- Optimize functions for the outputs in terms of inputs.
- Then draw the logic circuit.

| Inputs |   |   |   | Outputs |   |   |   |   |   |   |
|--------|---|---|---|---------|---|---|---|---|---|---|
| W      | X | у | Z | a       | b | С | d | e | f | g |
| 0      | 0 | 0 | 0 | 1       | 1 | 1 | 1 | 1 | 1 | 0 |
| 0      | 0 | 0 | 1 | 0       | 1 | 1 | 0 | 0 | 0 | 0 |
| 0      | 0 | 1 | 0 | 1       | 1 | 0 | 1 | 1 | 0 | 0 |
| 0      | 0 | 1 | 1 | 1       | 1 | 1 | 1 | 0 | 0 | 1 |
| 0      | 1 | 0 | 0 | 0       | 1 | 1 | 0 | 0 | 1 | 1 |
| 0      | 1 | 0 | 1 | 1       | 0 | 1 | 1 | 0 | 1 | 1 |
| 0      | 1 | 1 | 0 | 1       | 0 | 1 | 1 | 1 | 1 | 1 |
| 0      | 1 | 1 | 1 | 1       | 1 | 1 | 0 | 0 | 0 | 0 |
| 1      | 0 | 0 | 0 | 1       | 1 | 1 | 1 | 1 | 1 | 1 |
| 1      | 0 | 0 | 1 | 1       | 1 | 1 | 1 | 0 | 1 | 1 |
| 1      | 0 | 1 | 0 | X       | X | X | X | X | X | X |
| 1      | 0 | 1 | 1 | X       | X | X | X | X | X | X |
| 1      | 1 | 0 | 0 | X       | X | X | X | X | X | X |
| 1      | 1 | 0 | 1 | X       | X | X | X | X | X | X |
| 1      | 1 | 1 | 0 | X       | X | X | X | X | X | X |
| 1      | 1 | 1 | 1 | X       | X | X | X | X | X | X |

Prof. Imane Aly Saroit Ismail

39

Logic Design

### Combinational Circuits Design

#### Exercise 1:

Design a combinational circuit that will recognize the occurrence of 3 consecutive 1s in an eight-bit-parallel message.



### Combinational Circuits Design

#### Exercise 2:

Design a combinational circuit that convert a BCD number to 84-2-1 code.



A magnitude comparator is a logic circuit that takes two binary numbers as inputs, and determines whether one

number is greater than, less than or equal to the other number.

It is not logical to use the ordinary method to build this circuit.



Example 8:

Design a 4 bit comparator.







Having two 4-bit numbers; (A3A2A1A0) and (B3B2B1B0). Three outputs are used:

 $EQ=1 \quad \text{if } A_3A_2A_1A_0=B_3B_2B_1B_0$ 

 $GT = 1 \quad \text{if } A_3A_2A_1A_0 > B_3B_2B_1B_0$ 

LT = 1 if  $A_3A_2A_1A_0 < B_3B_2B_1B_0$ 

#### **Define**

$$Xi=AiBi+\overline{Ai} \ \overline{Bi} = \overline{Ai} \oplus \overline{Bi}$$
It is clear that  $Xi=1$  if  $Ai=Bi$ 

#### Design the equal output (EQ):

EQ=1 if 
$$A_3=B_3$$
 &  $A_2=B_2$  &  $A_1=B_1$  &  $A_0=B_0$ 

i.e. if  $X_3X_2X_1X_0=1$ 

So EQ=  $X_3X_2X_1X_0$ 

#### Design the greater output (GT):

GT=1 if A<sub>3</sub>>B<sub>3</sub> (i.e. A<sub>3</sub>=1&B<sub>3</sub>=0) 
$$\rightarrow$$
  $A_3\overline{B_3}$   
if A<sub>3</sub>=B<sub>3</sub> & A<sub>2</sub>>B<sub>2</sub> (i.e. X<sub>3</sub>=1 & A<sub>2</sub>=1&B<sub>2</sub>=0)  
 $\rightarrow$   $X_3A_2\overline{B_2}$ 

$$\rightarrow X_3 X_2 A_1 \overline{B_1}$$

if A<sub>3</sub>=B<sub>3</sub> & A<sub>2</sub>=B<sub>2</sub> & A<sub>1</sub>=B<sub>1</sub> & A<sub>0</sub>>B<sub>0</sub> (i.e. X<sub>3</sub>=1 & X<sub>2</sub>=1 & X<sub>1</sub>=1 & A<sub>0</sub>=1&B<sub>0</sub>=0)

$$\rightarrow X_3 X_2 X_1 A_0 \overline{B_0}$$

So 
$$GT = A_3\overline{B_3} + X_3A_2\overline{B_2} + X_3X_2A_1\overline{B_1} + X_3X_2X_1A_0\overline{B_0}$$

Design of the less than output (LT): In a similar way

$$LT = \overline{A_3}B_3 + X_3\overline{A_2}B_2 + X_3X_2\overline{A_1}B_1 + X_3X_2X_1\overline{A_0}B_0$$



Prof. Imane Aly Saroit Ismail

51

Logic Design

Of course we can obtain a simpler design, as any two outputs can leads to the third one.

For example:

If 
$$A > B & A < B \rightarrow A = B$$
 i.e.

If GT=0 & LT=0 
$$\rightarrow$$
 EQ=1 so  $EQ = \overline{GT + LT}$ 

